BRN Discussion Ongoing

A month old but some positive vibes still popping up in various places.





Sheikh Jasim Uddin

Owner @ AKIJ Resource | Entrepreneurship| People's Champion| Towards Limitless| Digital Consultant
1mo

๐“๐ก๐ž ๐€๐ˆ ๐‘๐ž๐ฏ๐จ๐ฅ๐ฎ๐ญ๐ข๐จ๐ง ๐˜๐จ๐ฎ ๐ƒ๐ข๐๐งโ€™๐ญ ๐’๐ž๐ž ๐‚๐จ๐ฆ๐ข๐ง๐ : ๐Œ๐ž๐ž๐ญ ๐๐ซ๐š๐ข๐ง๐‚๐ก๐ข๐ฉโ€™๐ฌ ๐€๐ค๐ข๐๐š โ€“ ๐‚๐ก๐š๐ง๐ ๐ข๐ง๐  ๐„๐ฏ๐ž๐ซ๐ฒ๐ญ๐ก๐ข๐ง๐  ๐Ÿ๐จ๐ซ ๐„๐๐ ๐ž ๐‚๐จ๐ฆ๐ฉ๐ฎ๐ญ๐ข๐ง๐  Forget everything you know about AI! BrainChipโ€™s Akida Generations is here, and itโ€™s flipping the script on edge computing. This is NOT your typical AI solutionโ€”Akida is setting a new standard for real-time, energy-efficient intelligence right where it matters: at the edge. ๐Ÿ’ก Why is Akida a Game Changer? โšก Unbelievably Efficient: Say goodbye to energy-hungry AI systems. Akida uses brain-inspired technology that slashes power consumption like never before! ๐Ÿง  Real-Time Learning: No more waiting for endless retraining. Akida learns on-the-fly, in real-time, allowing your systems to adapt instantly. ๐Ÿš€ Faster, Smarter, and Scalable: Whether itโ€™s smart cities, autonomous vehicles, or next-gen healthcare, Akida scales AI power to any edge device without missing a beat. #AI #EdgeAI #NeuromorphicComputing #BrainChip #Akida #DisruptiveTech #FutureOfAI #DigitalTransformation
996 Comments
LikeComment
Share

John Weaver
Delivery Head | Project Management Specialist | Agile
1mo

BrainChipโ€™s Akida sounds wild. Real-time learning and efficiency might just change the whole game for AI tech. What do you think?
Like
Reply
3 Reactions

Sharif Jikrul Abadeen Pantho
Digital Marketing II Marketing manager ll Sr. Expert, Marketing & Branding ll Butterfly Group II Ex Speeadaf ll Ex ShopUp
1mo

Saw the demonstration. It's really cool and very useful for any industry specially high power consumption industry. Realtime will be helpful for designing a better growth plan. Did you see the new meta glass?
Like
Reply

Md.Sajjad Hossain
BBA & MBA, Accounting & Information Systems, Jagannath University.
1mo

Sir Thank You.
Like
Reply

Md.Sajjad Hossain
BBA & MBA, Accounting & Information Systems, Jagannath University.
1mo

This is great
 
  • Like
  • Fire
  • Love
Reactions: 31 users
From a recent blurb on CES website for CES 2025.


Innovating Energy: How Technology is Shaping Our Power Systems​

October 30, 2024

Excerpt.

Estimates show that data center electricity consumption for the U.S. alone could reach nearly 260 terawatt-hours (TWh) by 2026, roughly equivalent to Japanโ€™s total energy consumption.

However, technology is already solving its own energy usage issues, with advances in AI and energy-efficient technologies helping to mitigate this impact. One excellent example is Brainchipโ€™s Akidaโ„ข on-chip learning technology, which reduces reliance on cloud computing by enabling AI processing to occur locally, thereby lowering latency and energy consumption while enhancing security
 
  • Like
  • Fire
  • Love
Reactions: 50 users

Tothemoon24

Top 20
IMG_9903.jpeg



Hi Everyone,
We're hiring for Design Verification position with below skills.
Qualifications:
1. B.Tech. with 6-8 years/ M.Tech. with 5-7 years of relevant experience.
2. Experience in verification of complex IPs/units and sub-systems.
3. Verification experience using random stimulus along with functional coverage and assertion-based verification methodologies.
4. Knowledge in SystemVerilog or similar HVL.
5. Familiarity with verification methodologies like UVM/VMM and exposure to industry standard verification tools for simulation and debug.
6. Experience with System Verilog Assertion (SVA) a plus.
7. Experience with Perl, Python or other scripting language is a plus
8. Experience with Industry Standard protocols like I2C/SPI/GPIO/AXI/APB/AHB is a plus.
9. Must have done atleast one project from scratch in SV/UVM.
 
  • Like
  • Fire
  • Wow
Reactions: 27 users

FiveBucks

Regular
  • Like
  • Fire
  • Haha
Reactions: 9 users

Diogenese

Top 20
View attachment 72499


Hi Everyone,
We're hiring for Design Verification position with below skills.
Qualifications:
1. B.Tech. with 6-8 years/ M.Tech. with 5-7 years of relevant experience.
2. Experience in verification of complex IPs/units and sub-systems.
3. Verification experience using random stimulus along with functional coverage and assertion-based verification methodologies.
4. Knowledge in SystemVerilog or similar HVL.
5. Familiarity with verification methodologies like UVM/VMM and exposure to industry standard verification tools for simulation and debug.
6. Experience with System Verilog Assertion (SVA) a plus.
7. Experience with Perl, Python or other scripting language is a plus
8. Experience with Industry Standard protocols like I2C/SPI/GPIO/AXI/APB/AHB is a plus.
9. Must have done atleast one project from scratch in SV/UVM.

"random stimulus" suggests an uncontrolled environment.

I wonder if it is a pointer for ADAS/AV, UAVs?

Of course there are many other applications which could be subject to random inputs, but ...

The ad is for a hardware verification engineer, so some new silicon is probably in the pipeline.

I assume that doesn't mean we will be going back to commerial chip-making, but we will be developing FPGAs and possibly "engineering samples" of the real hardware.

The job is apparently in India, where we do software, so will the software be tested on silicon designed by BRN in the US, or will it be tested on 3rd party CPUs/GPUs? As it is a hardware verification position, I'm betting on BRN hardware.

... but of course we have a newish algorithm product (TENNs/Akida simulation?), and TENNs is undergoing ongoing development and will run on 2rd party hardware.

... more questions than answers.

Do we know if this job is for a one-off time-limited contract or full time?
 
Last edited:
  • Like
  • Fire
Reactions: 23 users

Tothemoon24

Top 20
"random stimulus" suggests an uncontrolled environment.

I wonder if it is a pointer for ADAS/AV, UAVs?

Of course there are many other applications which could be subject to random inputs, but ...

The ad is for a hardware verification engineer, so some new silicon is probably in the pipeline.

I assume that doesn't mean we will be going back to commerial chip-making, but we will be developing FPGAs and possibly "engineering samples" of the real hardware.

The job is apparently in India, where we do software, so will the softwarel be tested on silicon designed by BRN in the US, or will it be tested on 3rd party CPUs/GPUs? As it is a hardwaew verification position, I'm betting on BRN hardware.

... but of course we have a newish algorithm product (TENNs/Akida simulation?), and TENNs is undergoing ongoing development and will run on 2rd party hardware.

... more questions than answers.

Do we know if this job is for a one-off time-limited contract or full time?
Hi Dio ,
Seems like this position is freshly advertised, hasnโ€™t been listed on the brainchip website as yet


IMG_9904.jpeg
 
Last edited:
  • Like
  • Fire
Reactions: 11 users
View attachment 72499


Hi Everyone,
We're hiring for Design Verification position with below skills.
Qualifications:
1. B.Tech. with 6-8 years/ M.Tech. with 5-7 years of relevant experience.
2. Experience in verification of complex IPs/units and sub-systems.
3. Verification experience using random stimulus along with functional coverage and assertion-based verification methodologies.
4. Knowledge in SystemVerilog or similar HVL.
5. Familiarity with verification methodologies like UVM/VMM and exposure to industry standard verification tools for simulation and debug.
6. Experience with System Verilog Assertion (SVA) a plus.
7. Experience with Perl, Python or other scripting language is a plus
8. Experience with Industry Standard protocols like I2C/SPI/GPIO/AXI/APB/AHB is a plus.
9. Must have done atleast one project from scratch in SV/UVM.
Why has the poster asked people to reply to a gmail address rather than a Brainchip email address??
 
  • Thinking
  • Like
Reactions: 6 users

Rach2512

Regular
MB getting ready for their latest Town Hall meeting, with focus on MB.OS.

As we approach the end of an incredible year, itโ€™s time for me to get ready for our latest โ€œtown hallโ€œ meeting. This one focuses on MB.OS and I couldnโ€™t be more excited! Weโ€™ll be gathering as a team to reflect on our major milestones, share updates, and set our sights on a strong finish for 2024.




 

Attachments

  • Screenshot_20241107-191719_Samsung Internet.jpg
    Screenshot_20241107-191719_Samsung Internet.jpg
    484.4 KB · Views: 113
  • Like
  • Love
  • Fire
Reactions: 22 users

Rach2512

Regular
MB getting ready for their latest Town Hall meeting, with focus on MB.OS.

As we approach the end of an incredible year, itโ€™s time for me to get ready for our latest โ€œtown hallโ€œ meeting. This one focuses on MB.OS and I couldnโ€™t be more excited! Weโ€™ll be gathering as a team to reflect on our major milestones, share updates, and set our sights on a strong finish for 2024.






Perhaps the strong 2024 finish ties in with what's to come in the next couple of months from Brainchip referring to Sean's remark on SDU video at the 1.20min mark, highlighted by @Smoothsailing.
 
  • Like
  • Fire
  • Love
Reactions: 19 users

JoMo68

Regular
View attachment 72499


Hi Everyone,
We're hiring for Design Verification position with below skills.
Qualifications:
1. B.Tech. with 6-8 years/ M.Tech. with 5-7 years of relevant experience.
2. Experience in verification of complex IPs/units and sub-systems.
3. Verification experience using random stimulus along with functional coverage and assertion-based verification methodologies.
4. Knowledge in SystemVerilog or similar HVL.
5. Familiarity with verification methodologies like UVM/VMM and exposure to industry standard verification tools for simulation and debug.
6. Experience with System Verilog Assertion (SVA) a plus.
7. Experience with Perl, Python or other scripting language is a plus
8. Experience with Industry Standard protocols like I2C/SPI/GPIO/AXI/APB/AHB is a plus.
9. Must have done atleast one project from scratch in SV/UVM.
Sounds like a job for Chapman ๐Ÿค”
 
  • Haha
  • Like
  • Fire
Reactions: 17 users

Diogenese

Top 20
  • Haha
Reactions: 11 users
Was watching the Sean video again and noticed something. I'm probs wrong or forgotten but I couldn't recall us doing a lot of focus on MPUs before, mostly MCU other than Microchip Technologys MPU at CES2024.

Sean specifically mentions MPU when discussing Pico, Akida IP & scalability. Whilst Pico obviously suited to the edge in things like a MCU I found it interesting it being discussed within a MPU or maybe I got the wrong context?

Wonder who maybe wants Pico in a MPU & for what end use product given the examples below.

IMG_20241107_220046.jpg


From a website discussing the differences in MPU v MCU.


An MPU is a more powerful and flexible processing unit compared to an MCU. Unlike an MCU, an MPU does not have memory and other parts built into the same chip. Instead, it relies on external components for memory (such as RAM and ROM) and other parts. This setup allows MPUs to offer greater processing power and flexibility, making them suitable for more complex and demanding applications.

The CPU within an MPU is typically more advanced, capable of handling multiple tasks and running operating systems such as Linux or Windows. This makes MPUs ideal for applications that require a lot of computational power, multitasking capabilities, and extensive software support. Examples include personal computers, smartphones, tablets, and high-end embedded systems.

Primary Differences​

FeatureMCUMPU
MemoryOn-chip Flash memoryExternal DRAM and NVM
Start-up TimeFastSlower due to external memory
Power SupplySingle voltage railMultiple voltage rails
Peripheral InterfacesLimited to integrated peripheralsExtensive external connectivity options
Use CasesEmbedded systems, real-time applicationsComplex OS-based applications, high data throughput
 
  • Like
  • Fire
  • Love
Reactions: 36 users

Frangipani

Top 20
Was watching the Sean video again and noticed something. I'm probs wrong or forgotten but I couldn't recall us doing a lot of focus on MPUs before, mostly MCU other than Microchip Technologys MPU at CES2024.

Sean specifically mentions MPU when discussing Pico, Akida IP & scalability. Whilst Pico obviously suited to the edge in things like a MCU I found it interesting it being discussed within a MPU or maybe I got the wrong context?

Wonder who maybe wants Pico in a MPU & for what end use product given the examples below.

View attachment 72525

From a website discussing the differences in MPU v MCU.


An MPU is a more powerful and flexible processing unit compared to an MCU. Unlike an MCU, an MPU does not have memory and other parts built into the same chip. Instead, it relies on external components for memory (such as RAM and ROM) and other parts. This setup allows MPUs to offer greater processing power and flexibility, making them suitable for more complex and demanding applications.

The CPU within an MPU is typically more advanced, capable of handling multiple tasks and running operating systems such as Linux or Windows. This makes MPUs ideal for applications that require a lot of computational power, multitasking capabilities, and extensive software support. Examples include personal computers, smartphones, tablets, and high-end embedded systems.

Primary Differences​

FeatureMCUMPU
MemoryOn-chip Flash memoryExternal DRAM and NVM
Start-up TimeFastSlower due to external memory
Power SupplySingle voltage railMultiple voltage rails
Peripheral InterfacesLimited to integrated peripheralsExtensive external connectivity options
Use CasesEmbedded systems, real-time applicationsComplex OS-based applications, high data throughput

Hi Fullmoonfever,

I assume Sean was saying (or meant to say) NPU rather than MPU (โ€œOne of the unique things about Akida, our IP that we offer for NPU, is the scalability partโ€ฆโ€), which would make more sense in that context, but the automatic subtitles on YouTube didnโ€™t get it quite right (which happens a lot).

Regards,
Frangipani
 
  • Like
Reactions: 13 users

Frangipani

Top 20
But speaking of MPUs:

Frontgrade Gaislerโ€™s collaboration with BrainChip, which was officially announced six months agoโ€ฆ



โ€ฆhas meanwhile got a name and its own webpage on the ESA website:

NEUROSPACE: PIONEERING NEUROMORPHIC AI ACCELERATION IN SPACE-GRADE MICROPROCESSORS​



95BA0381-8A39-43E9-B576-958E037FA16A.jpeg


5F12D867-9D2F-4737-ADE8-76BC2213EDC8.jpeg



โ€œThis exploration seeks not only to demonstrate the advantages of neuromorphic computing but also to lay the groundwork for a product that could be commercialized in the future.โ€
 
  • Like
  • Fire
  • Love
Reactions: 35 users

yogi

Regular

"It forces the different players to cooperate more. OEMs, tier 1, tier 2โ€ฆ But also new players beyond automotive. The key words are co-development and open-innovation.โ€



Fingers Crossed
 
  • Like
  • Love
  • Fire
Reactions: 20 users

IloveLamp

Top 20
1000019648.jpg
 
  • Like
  • Fire
  • Thinking
Reactions: 33 users

IloveLamp

Top 20
1000019651.jpg
 
  • Like
  • Love
  • Fire
Reactions: 51 users

IMG_3020.jpeg
 
  • Like
  • Love
  • Fire
Reactions: 24 users

JoMo68

Regular
  • Haha
  • Love
  • Like
Reactions: 7 users

Sosimple

Regular
Perhaps
 

Attachments

  • Screenshot_2024-11-08-09-50-56-05_254de13a4bc8758c9908fff1f73e3725.jpg
    Screenshot_2024-11-08-09-50-56-05_254de13a4bc8758c9908fff1f73e3725.jpg
    676.5 KB · Views: 217
  • Like
  • Fire
  • Thinking
Reactions: 6 users
Top Bottom